# Digital electronics (extended candidates)

## Mark Scheme 2

| Level      | IGCSE                                     |  |  |  |  |  |  |
|------------|-------------------------------------------|--|--|--|--|--|--|
| Subject    | Physics                                   |  |  |  |  |  |  |
| ExamBoard  | CIE                                       |  |  |  |  |  |  |
| Topic      | Electricity and Magnetism                 |  |  |  |  |  |  |
| Sub-Topic  | Digital electronics (extended candidates) |  |  |  |  |  |  |
| Paper Type | (Extended) Theory Paper                   |  |  |  |  |  |  |
| Booklet    | Mark Scheme 2                             |  |  |  |  |  |  |

Time Allowed: 42 minutes

Score: /35

Percentage: /100

| 1 | for (b) a                                                                     | nd (d) accept HIGH/LOW or ON/OFF                                                                                                                                                                                                         |          |       |  |  |  |  |
|---|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|--|--|--|--|
|   | (a) NO                                                                        | DR .                                                                                                                                                                                                                                     | B1       | [1    |  |  |  |  |
|   | ` '                                                                           | tputs 1, 0, 0, 0<br>e 1 mark e.e.o.o.                                                                                                                                                                                                    | B2       | [2]   |  |  |  |  |
|   | (c) (i)                                                                       | OR and NOT gates either order                                                                                                                                                                                                            | B1       |       |  |  |  |  |
|   | (ii)                                                                          | both symbols correct OR then NOT, connected                                                                                                                                                                                              | B1<br>B1 | [3]   |  |  |  |  |
|   | (d) logic level at Y, 0 logic level at Z, opposite to candidate's answer to Y |                                                                                                                                                                                                                                          |          |       |  |  |  |  |
|   |                                                                               |                                                                                                                                                                                                                                          | [Tota    | l: 8] |  |  |  |  |
| 2 | cor                                                                           | gle with bar at apex, pointing either way NOT circle at apex ndone: closing circle (but must have horizontal lines to/from triangle), no line through angle, triangle filled in                                                          | B1       | [1]   |  |  |  |  |
|   | (b)                                                                           | deflection/reasonable value/no deflection must be <u>consistent</u> with direction of recognisable arrow if no recognisable direction in symbol of <b>(a)</b> , assume arrow L to R                                                      |          |       |  |  |  |  |
|   | (ii)                                                                          | his (i) different way round i.e. if deflection in (i) must be no deflection in (ii); if no deflection in (i) must be deflection in (ii);                                                                                                 | B1       | [1]   |  |  |  |  |
|   |                                                                               | f waves up or down on alternate half cycles asonable shapes of correct frequency AND amplitude 2.5–3V AND flats 0V                                                                                                                       | B1       |       |  |  |  |  |
|   |                                                                               | small square)                                                                                                                                                                                                                            |          |       |  |  |  |  |
|   | (d) (i)                                                                       | transistor                                                                                                                                                                                                                               | B1       | [1]   |  |  |  |  |
|   | (ii)                                                                          | 1 <sup>st</sup> line of table: both off 2 <sup>nd</sup> line of table: both on give one compensatory mark: 1 <sup>st</sup> line both on AND 2 <sup>nd</sup> line both off accept HIGH/I OW or 1/0 for on/off ignore ticks/crosses/yes/no | B1<br>B1 | [2]   |  |  |  |  |

#### 3 (a) correct symbol for OR gate OUTPUT **B1** (b) output is low / zero / off if both inputs are low / zero / off **B1** output is high / one / on if one input is high / one / on BUT this mark is not scored if candidate puts output low when both inputs high **B1** (c) switches in doors are on if doors are open or vice versa **B**1 (switches in) doors provide inputs (to gate) B1 output (of gate) is connected to buzzer / warning light / alarm **B1** [6] 4 (a) (i) thermistor B1 (ii) lamp is ON at 20 °C / low temperature and OFF at 100 °C / high temperature **B1** p.d. across B is high at 20 °C / low temperature B1 p.d. across B is low at 100 °C / high temperature B1 OR as temperature rises, p.d. across B falls (B2) transistor acts as a switch for the lamp at a certain temperature OR lamp is ON if there is current in base / collector OR potential of base is high OR lamp is OFF if there is no current in base / collector OR potential of base is too low B1 (b) to switch on a warning light when temperature (required for a process) becomes too low OR to switch off a warning light when temperature (required for a process)

example (e.g. freezer or incubator) not needed, but if given, explanation required

В1

[6]

becomes high enough

| 5 <b>(a)</b> | decreases / low / very low / zero |                                                     |                 |                      |                |       |                    |     |             |  |                                    | B1             | [1] |          |     |
|--------------|-----------------------------------|-----------------------------------------------------|-----------------|----------------------|----------------|-------|--------------------|-----|-------------|--|------------------------------------|----------------|-----|----------|-----|
| (b)          |                                   | ecf fro<br>e.g.                                     |                 | ases / l             | low / vo<br>OR | ery I | ust be<br>low / ze | ero | stent<br>ND |  | andidat<br>ses / hi<br>low<br>high | <br>high / > 5 | 5V  | B1       |     |
|              | (ii)                              | AND                                                 |                 | n positi<br>n positi |                |       | high<br>Iow        |     | 1<br>0      |  |                                    |                |     | B1       | [2] |
| (c)          | AN                                | D gate                                              |                 |                      |                |       |                    |     |             |  |                                    |                |     | B1       | [1  |
| (d)          | trar                              | nsistor                                             |                 |                      |                |       |                    |     |             |  |                                    |                |     | B1       | [1] |
| (e)          | (inp<br>(inp<br>C h<br>tran       | 2 of:<br>out) A hi<br>out) B hi<br>igh<br>nsistor s | igh<br>switches |                      | orks           |       |                    |     |             |  |                                    |                |     | M1<br>A1 | [2] |